Datasheet

Table Of Contents
53.3 Block Diagram
Figure 53-1. Block Diagram
sync
syncsync
Signal 0
Signal 1
Control
Logic
Signal 2
Filter
OVF (Interrupt or Event)
MC0 (Interrupt or Event)
MC1 (Interrupt or Event)
COUNT
CC0
CC1
VLC (Interrupt or Event)
DIR (Interrupt or Event)
ERR (Interrupt or Event)
PDEC[2]
PDEC[0]
PDEC[1]
QDEC_EV[1]
QDEC_EV[0]
QDEC_EV[2]
EVINV
EVEI
PINVE
PINEN
0
EVINV
EVEI
PINVE
PINEN
0
EVINV
EVEI
PINVE
PINEN
0
53.4 Signal Description
Signal Name Type Description
PDEC[2:0] Digital input PDEC inputs
Note:  One signal can be mapped on one of several pins.
Related Links
6. I/O Multiplexing and Considerations
53.5 Product Dependencies
In order to use this peripheral, other parts of the system must be configured correctly, as described below.
53.5.1 I/O Lines
Using the I/O lines requires the I/O pins to be configured using the PORT configuration (PORT).
Related Links
32. PORT - I/O Pin Controller
53.5.2 Power Management
The PDEC can be configured to operate in any sleep mode. The PDEC can wake up the device using
interrupts from any sleep mode or perform actions through the Event System.
Related Links
SAM D5x/E5x Family Data Sheet
PDEC – Position Decoder
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1947