Datasheet

Table Of Contents
15.7 Register Summary
Offset Name Bit Pos.
0x00 CTRLA 7:0
0x01 INTENCLR 7:0 CKRDY
0x02 INTENSET 7:0 CKRDY
0x03 INTFLAG 7:0 CKRDY
0x04 HSDIV 7:0 DIV[7:0]
0x05 CPUDIV 7:0 DIV[7:0]
0x06
...
0x0F
Reserved
0x10 AHBMASK
7:0 Reserved NVMCTRL Reserved DSU HPBn3 HPBn2 HPBn1 HPBn0
15:8 SDHCn0 GMAC QSPI PAC Reserved USB DMAC CMCC
23:16
NVMCTRL_C
ACHE
NVMCTRL_S
MEEPROM
QSPI_2X PUKCC ICM CANn1 CANn0 SDHCn1
31:24
0x14 APBAMASK
7:0 GCLK SUPC
OSC32KCTR
L
OSCCTRL RSTC MCLK PM PAC
15:8 TCn1 TCn0 SERCOM1 SERCOM0 FREQM EIC RTC WDT
23:16
31:24
0x18 APBBMASK
7:0 EVSYS PORT NVMCTRL DSU USB
15:8 TCn3 TCn2 TCCn1 TCCn0 SERCOM3 SERCOM2
23:16 RAMECC
31:24
0x1C APBCMASK
7:0 PDEC TCn5 TCn4 TCCn3 TCCn2 GMAC
15:8 CCL QSPI ICM TRNG AES AC
23:16
31:24
0x20 APBDMASK
7:0 ADCn0 TC7 TC6 TCC4 SERCOM7 SERCOM6 SERCOM5 SERCOM4
15:8 PCC I2S DAC ADCn1
23:16
31:24
15.8 Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers can be write-protected optionally by the Peripheral Access Controller (PAC). This is
denoted by the property "PAC Write-Protection" in each individual register description. Refer to the
15.5.8 Register Access Protection for details.
SAM D5x/E5x Family Data Sheet
MCLK – Main Clock
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 178