Datasheet

Table Of Contents
45.8.3 Debug Control
Name:  DBGCTRL
Offset:  0x03
Reset:  0x00
Property:  PAC Write-Protection
Bit 7 6 5 4 3 2 1 0
DBGRUN
Access
R/W
Reset 0
Bit 0 – DBGRUN Debug Run
This bit is not reset by a software reset.
This bit controls the functionality when the CPU is halted by an external debugger.
This bit should be written only while a conversion is not ongoing.
When slave operation is enabled, master and slave ADC instances must have the same DBGRUN bit
value tu ensure proper operation.
Value Description
0
The ADC is halted when the CPU is halted by an external debugger.
1
The ADC continues normal operation when the CPU is halted by an external debugger.
SAM D5x/E5x Family Data Sheet
ADC – Analog-to-Digital Converter
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1613