Datasheet

Table Of Contents
ADC 0
ADC0
ADCn
...
INT.SIG
ADC0
ADCn
...
ADC0.REFCTRL
INT1V
INTVCC1
ADC0.OFFSETCORR
ADC0.GAINCORRADC0.SWTRIG
ADC0.EVCTRL
ADC0.AVGCTRL
ADC0.DSEQCTRL
ADC0.SAMPCTRL ADC0.WINUT
POST
PROCESSING
PRESCALER
ADC0.WINLT
ADC0.CTRLA
ADC0.RESULT
ADC0.INPUTCTRL
ADC0.DSEQSTAT
INTVCC0
ADC 1
ADC0
ADCn
...
INT.SIG
ADC0
ADCn
...
ADC1.REFCTRL
INT1V
INTVCC1
VREFn
POST
PROCESSING
VREFA
ADC1.RESULT
ADC1.INPUTCTRL
ADC1.DSEQSTAT
INTVCC0
...
VREFn
VREFA
...
ADC1.OFFSETCORR
ADC1.GAINCORR
ADC1.DSEQCTRL
ADC1.WINUT
ADC1.WINLT
ADC1.CTRLA
SLAVEEN
ADC1.SWTRIG
ADC1.AVGCTRL
ADC1.SAMPCTRL
ADC1.SWTRIG
In this mode of operation, the slave ADC1 is enabled by accessing the CTRLA register of the master
ADC0. In the same way, the master ADC event inputs will be automatically routed to the slave ADC,
meaning that the input events configuration must be done in the master ADC (ADC0.EVCTRL).
ADC measurements can either start simultaneously on both ADCs, or be interleaved. The trigger mode
selection is available in the master ADC Control A register (ADC0.CTRLA.DUALSEL).
Note:  The interleaved sampling is only usable in single conversion mode (ADC.CTRLB.FREERUN=0).
To restart an interleaved sequence, the user can apply different options:
Flush the master ADC (ADC0.SWTRIG.FLUSH = 1)
Disable/re-enable the master ADC (ADC0.CTRLA.ENABLE)
SAM D5x/E5x Family Data Sheet
ADC – Analog-to-Digital Converter
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1602