Datasheet

Table Of Contents
41.3 Block Diagram
Figure 41-1. Configurable Custom Logic
Edge DetectorFilter / Synch
Truth Table
8
CLR CLR
Sequential
CLR
Internal
Events
I/O
Peripherals
LUTCTRL0
(ENABLE)
LUTCTRL0
(EDGESEL)
LUTCTRL0
(FILTSEL)
LUTCTRL0
(INSEL)
SEQCTRL
(SEQSEL0)
CTRL
(ENABLE)
D Q
CLK_CCL_APB
GCLK_CCL
LUT0
Edge DetectorFilter / Synch
Truth Table
8
CLR CLR
Internal
Events
I/O
Peripherals
LUTCTRL1
(ENABLE)
LUTCTRL1
(EDGESEL)
LUTCTRL1
(FILTSEL)
LUTCTRL1
(INSEL)
D Q
CLK_CCL_APB
GCLK_CCL
LUT1
CTRL
(ENABLE)
UNIT 0
.
.
...
OUT1
Event System
I/O
OUT0
Event System
I/O
UNIT x
OUT2x-1
Event System
I/O
41.4 Signal Description
Pin Name Type Description
OUT[n:0] Digital output Output from lookup table
IN[3n+2:0] Digital input Input to lookup table
1. n is the number of CCL groups.
Refer to I/O Multiplexing and Considerations for details on the pin mapping for this peripheral. One signal
can be mapped on several pins.
Related Links
6. I/O Multiplexing and Considerations
41.5 Product Dependencies
In order to use this peripheral, other parts of the system must be configured correctly, as described below.
41.5.1 I/O Lines
The CCL can take inputs and generate output through I/O pins. For this to function properly, the I/O pins
must be configured to be used by a Look Up Table (LUT).
Related Links
32. PORT - I/O Pin Controller
SAM D5x/E5x Family Data Sheet
CCL – Configurable Custom Logic
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1394