Datasheet

Table Of Contents
Value Name Description
1
ENABLED An interrupt is generated when NISTR.BRDRDY is set.
Bit 4 – BWRRDY Buffer Write Ready Signal Enable
Value Name Description
0
MASKED No interrupt is generated when NISTR.BWRRDY is set.
1
ENABLED An interrupt is generated when NISTR.BWRRDY is set.
Bit 3 – DMAINT DMA Interrupt Signal Enable
Value Name Description
0
MASKED No interrupt is generated when NISTR.DMAINT is set.
1
ENABLED An interrupt is generated when NISTR.DMAINT is set.
Bit 2 – BLKGE Block Gap Event Signal Enable
Value Name Description
0
MASKED No interrupt is generated when NISTR.BLKGE is set.
1
ENABLED An interrupt is generated when NISTR.BLKGE is set.
Bit 1 – TRFC Transfer Complete Signal Enable
Value Name Description
0
MASKED No interrupt is generated when NISTR.TRFC is set.
1
ENABLED An interrupt is generated when NISTR.TRFC is set.
Bit 0 – CMDC Command Complete Signal Enable
Value Name Description
0
MASKED No interrupt is generated when NISTR.CMDC is set.
1
ENABLED An interrupt is generated when NISTR.CMDC is set.
SAM D5x/E5x Family Data Sheet
SD/MMC Host Controller ...
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1360