Datasheet

Table Of Contents
40.8.20 Error Interrupt Status Enable Register
Name:  EISTER
Offset:  0x36
Reset:  0x0000
Property:  -
Bit 15 14 13 12 11 10 9 8
BOOTAE ADMA ACMD
Access
R/W R/W R/W
Reset 0 0 0
Bit 7 6 5 4 3 2 1 0
CURLIM DATEND DATCRC DATTEO CMDIDX CMDEND CMDCRC CMDTEO
Access
R/W R/W R/W R/W R/W R/W R/W R/W
Reset 0 0 0 0 0 0 0 0
Bit 12 – BOOTAE Boot Acknowledge Error Status Enable
Note:  This register entry is specific to the e.MMC operation mode.
Value Name Description
0
MASKED The BOOTAE status flag in EISTR is masked.
1
ENABLED The BOOTAE status flag in EISTR is enabled.
Bit 9 – ADMA ADMA Error Status Enable
Value Name Description
0
MASKED The ADMA status flag in EISTR is masked.
1
ENABLED The ADMA status flag in EISTR is enabled.
Bit 8 – ACMD Auto CMD Error Status Enable
Value Name Description
0
MASKED The ACMD status flag in EISTR is masked.
1
ENABLED The ACMD status flag in EISTR is enabled.
Bit 7 – CURLIM Current Limit Error Status Enable
Value Name Description
0
MASKED The CURLIM status flag in EISTR is masked.
1
ENABLED The CURLIM status flag in EISTR is enabled.
Bit 6 – DATEND Data End Bit Error Status Enable
Value Name Description
0
MASKED The DATEND status flag in EISTR is masked.
1
ENABLED The DATEND status flag in EISTR is enabled.
Bit 5 – DATCRC Data CRC Error Status Enable
Value Name Description
0
MASKED The DATCRC status flag in EISTR is masked.
1
ENABLED The DATCRC status flag in EISTR is enabled.
SAM D5x/E5x Family Data Sheet
SD/MMC Host Controller ...
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1357