Datasheet

Table Of Contents
...........continued
Offset Name Bit Pos.
0x2B WCR 7:0 WKENCREM WKENCINS WKENCINT
0x2C CCR
7:0 USDCLKFSEL[1:0] CLKGSEL SDCLKEN INTCLKS INTCLKEN
15:8 SDCLKFSEL[7:0]
0x2E TCR 7:0 DTCVAL[3:0]
0x2F SRR 7:0 SWRSTDAT SWRSTCMD SWRSTALL
0x30 NISTR
7:0 CREM CINS BRDRDY BWRRDY DMAINT BLKGE TRFC CMDC
15:8 ERRINT BOOTAR CINT
0x32 EISTR
7:0 CURLIM DATEND DATCRC DATTEO CMDIDX CMDEND CMDCRC CMDTEO
15:8 BOOTAE ADMA ACMD
0x34 NISTER
7:0 CREM CINS BRDRDY BWRRDY DMAINT BLKGE TRFC CMDC
15:8 BOOTAR CINT
0x36 EISTER
7:0 CURLIM DATEND DATCRC DATTEO CMDIDX CMDEND CMDCRC CMDTEO
15:8 BOOTAE ADMA ACMD
0x38 NISIER
7:0 CREM CINS BRDRDY BWRRDY DMAINT BLKGE TRFC CMDC
15:8 BOOTAR CINT
0x3A EISIER
7:0 CURLIM DATEND DATCRC DATTEO CMDIDX CMDEND CMDCRC CMDTEO
15:8 BOOTAE ADMA ACMD
0x3C ACESR
7:0 CMDNI ACMDIDX ACMDEND ACMDCRC ACMDTEO ACMD12NE
15:8
0x3E HC2R - EMMC
7:0 SCLKSEL EXTUN DRVSEL[1:0] HS200EN[3:0]
15:8 PVALEN
0x3E HC2R - DEFAULT
7:0 SCLKSEL EXTUN DRVSEL[1:0] VS18EN UHSMS[2:0]
15:8 PVALEN ASINTEN
0x40 CA0R
7:0 TEOCLKU TEOCLKF[5:0]
15:8 BASECLKF[7:0]
23:16 SRSUP SDMASUP HSSUP ADMA2SUP ED8SUP MAXBLKL
31:24 SLTYPE[1:0] ASINTSUP SB64SUP V18VSUP V30VSUP V33VSUP
0x44 CA1R
7:0 DRVDSUP DRVCSUP DRVASUP DDR50SUP SDR104SUP SDR50SUP
15:8 TSDR50 TCNTRT[3:0]
23:16 CLKMULT[7:0]
31:24
0x48 MCCAR
7:0 MAXCUR33V[7:0]
15:8 MAXCUR30V[7:0]
23:16 MAXCUR18V[7:0]
31:24
0x4C
...
0x4F
Reserved
0x50 FERACES
7:0 CMDNI ACMDIDX ACMDEND ACMDCRC ACMDTEO ACMD12NE
15:8
0x52 FEREIS
7:0 CURLIM DATEND DATCRC DATTEO CMDIDX CMDEND CMDCRC CMDTEO
15:8 BOOTAE ADMA ACMD
0x54 AESR 7:0 LMIS ERRST[1:0]
SAM D5x/E5x Family Data Sheet
SD/MMC Host Controller ...
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1316