Datasheet

Table Of Contents
39.7 Register Summary
Offset Name Bit Pos.
0x00 CREL
7:0
15:8
23:16 SUBSTEP[3:0]
31:24 REL[3:0] STEP[3:0]
0x04 ENDN
7:0 ETV[7:0]
15:8 ETV[15:8]
23:16 ETV[23:16]
31:24 ETV[31:24]
0x08 MRCFG
7:0 DQOS[1:0]
15:8
23:16
31:24
0x0C DBTP
7:0 DTSEG2[3:0] DSJW[3:0]
15:8 DTSEG1[4:0]
23:16 TDC DBRP[4:0]
31:24
0x10 TEST
7:0 RX TX[1:0] LBCK
15:8
23:16
31:24
0x14 RWD
7:0 WDC[7:0]
15:8 WDV[7:0]
23:16
31:24
0x18 CCCR
7:0 TEST DAR MON CSR CSA ASM CCE INIT
15:8 TXP EFBI PXHD BRSE FDOE
23:16
31:24
0x1C NBTP
7:0 NTSEG2[6:0]
15:8 NTSEG1[7:0]
23:16 NBRP[7:0]
31:24 NSJW[6:0] NBRP[8:8]
0x20 TSCC
7:0 TSS[1:0]
15:8
23:16 TCP[3:0]
31:24
0x24 TSCV
7:0 TSC[7:0]
15:8 TSC[14:8]
23:16
31:24
SAM D5x/E5x Family Data Sheet
CAN - Control Area Network
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1228