Datasheet

Table Of Contents
Description
Raw Interrupts
Table 599. INTR
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 FIFO Triggered when the sample FIFO reaches a certain level.
This level can be programmed via the FCS_THRESH field.
RO 0x0
INTE Register
Description
Interrupt Enable
Table 600. INTE
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 FIFO Triggered when the sample FIFO reaches a certain level.
This level can be programmed via the FCS_THRESH field.
RW 0x0
INTF Register
Description
Interrupt Force
Table 601. INTF
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 FIFO Triggered when the sample FIFO reaches a certain level.
This level can be programmed via the FCS_THRESH field.
RW 0x0
INTS Register
Description
Interrupt status after masking & forcing
Table 602. INTS
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 FIFO Triggered when the sample FIFO reaches a certain level.
This level can be programmed via the FCS_THRESH field.
RO 0x0
4.11. SSI
Synopsys Documentation
Synopsys Proprietary. Used with permission.
RP2040 has a Synchronous Serial Interface (SSI) controller which appears on the QSPI pins and is used to communicate
with external Flash devices. The SSI forms part of the XIP block.
The SSI controller is based on a configuration of the Synopsys DW_apb_ssi IP (v4.01a).
RP2040 Datasheet
4.11. SSI 589