Datasheet

Table Of Contents
Table 566. TIMERAWL
Register
Bits Name Description Type Reset
31:0 NONAME RO 0x00000000
DBGPAUSE Register
Description
Set bits high to enable pause when the corresponding debug ports are active
Table 567. DBGPAUSE
Register
Bits Name Description Type Reset
31:3 Reserved. - - -
2 DBG1 Pause when processor 1 is in debug mode RW 0x1
1 DBG0 Pause when processor 0 is in debug mode RW 0x1
0 Reserved. - - -
PAUSE Register
Description
Set high to pause the timer
Table 568. PAUSE
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 NONAME RW 0x0
INTR Register
Description
Raw Interrupts
Table 569. INTR
Register
Bits Name Description Type Reset
31:4 Reserved. - - -
3 ALARM_3 WC 0x0
2 ALARM_2 WC 0x0
1 ALARM_1 WC 0x0
0 ALARM_0 WC 0x0
INTE Register
Description
Interrupt Enable
Table 570. INTE
Register
Bits Name Description Type Reset
31:4 Reserved. - - -
3 ALARM_3 RW 0x0
2 ALARM_2 RW 0x0
1 ALARM_1 RW 0x0
0 ALARM_0 RW 0x0
RP2040 Datasheet
4.7. Timer 566