Datasheet

Table Of Contents
Table 487.
IC_FS_SCL_HCNT
Register
Bits Name Description Type Reset
31:16 Reserved. - - -
15:0 IC_FS_SCL_HCNT This register must be set before any I2C bus transaction
can take place to ensure proper I/O timing. This register
sets the SCL clock high-period count for fast mode or fast
mode plus. It is used in high-speed mode to send the
Master Code and START BYTE or General CALL. For more
information, refer to 'IC_CLK Frequency Configuration'.
This register goes away and becomes read-only returning
0s if IC_MAX_SPEED_MODE = standard. This register can
be written only when the I2C interface is disabled, which
corresponds to the IC_ENABLE[0] register being set to 0.
Writes at other times have no effect.
The minimum valid value is 6; hardware prevents values
less than this being written, and if attempted results in 6
being set. For designs with APB_DATA_WIDTH == 8 the
order of programming is important to ensure the correct
operation of the DW_apb_i2c. The lower byte must be
programmed first. Then the upper byte is programmed.
RW 0x0006
IC_FS_SCL_LCNT Register
Description
Fast Mode or Fast Mode Plus I2C Clock SCL Low Count Register
RP2040 Datasheet
4.4. I2C 497