Datasheet

Table Of Contents
Table 437. INTS0
Register
Bits Name Description Type Reset
31:16 Reserved. - - -
15:0 NONAME Indicates active channel interrupt requests which are
currently causing IRQ 0 to be asserted.
Channel interrupts can be cleared by writing a bit mask
here.
WC 0x0000
INTE1 Register
Description
Interrupt Enables for IRQ 1
Table 438. INTE1
Register
Bits Name Description Type Reset
31:16 Reserved. - - -
15:0 NONAME Set bit n to pass interrupts from channel n to DMA IRQ 1. RW 0x0000
INTF1 Register
Description
Force Interrupts for IRQ 1
Table 439. INTF1
Register
Bits Name Description Type Reset
31:16 Reserved. - - -
15:0 NONAME Write 1s to force the corresponding bits in INTE0. The
interrupt remains asserted until INTF0 is cleared.
RW 0x0000
INTS1 Register
Description
Interrupt Status (masked) for IRQ 1
Table 440. INTS1
Register
Bits Name Description Type Reset
31:16 Reserved. - - -
15:0 NONAME Indicates active channel interrupt requests which are
currently causing IRQ 1 to be asserted.
Channel interrupts can be cleared by writing a bit mask
here.
WC 0x0000
TIMER0, TIMER1 Registers
Description
Pacing (X/Y) Fractional Timer
The pacing timer produces TREQ assertions at a rate set by ((X/Y) * sys_clk). This equation is evaluated every sys_clk
cycles and therefore can only generate TREQs at a rate of 1 per sys_clk (i.e. permanent TREQ) or less.
RP2040 Datasheet
4.2. DMA 436