Datasheet

Table Of Contents
Offset Name Info
0x2cc CH11_CTRL_TRIG DMA Channel 11 Control and Status
0x2d0 CH11_AL1_CTRL Alias for channel 11 CTRL register
0x2d4 CH11_AL1_READ_ADDR Alias for channel 11 READ_ADDR register
0x2d8 CH11_AL1_WRITE_ADDR Alias for channel 11 WRITE_ADDR register
0x2dc CH11_AL1_TRANS_COUNT_TRIG Alias for channel 11 TRANS_COUNT register
This is a trigger register (0xc). Writing a nonzero value will
reload the channel counter and start the channel.
0x2e0 CH11_AL2_CTRL Alias for channel 11 CTRL register
0x2e4 CH11_AL2_TRANS_COUNT Alias for channel 11 TRANS_COUNT register
0x2e8 CH11_AL2_READ_ADDR Alias for channel 11 READ_ADDR register
0x2ec CH11_AL2_WRITE_ADDR_TRIG Alias for channel 11 WRITE_ADDR register
This is a trigger register (0xc). Writing a nonzero value will
reload the channel counter and start the channel.
0x2f0 CH11_AL3_CTRL Alias for channel 11 CTRL register
0x2f4 CH11_AL3_WRITE_ADDR Alias for channel 11 WRITE_ADDR register
0x2f8 CH11_AL3_TRANS_COUNT Alias for channel 11 TRANS_COUNT register
0x2fc CH11_AL3_READ_ADDR_TRIG Alias for channel 11 READ_ADDR register
This is a trigger register (0xc). Writing a nonzero value will
reload the channel counter and start the channel.
0x400 INTR Interrupt Status (raw)
0x404 INTE0 Interrupt Enables for IRQ 0
0x408 INTF0 Force Interrupts
0x40c INTS0 Interrupt Status for IRQ 0
0x414 INTE1 Interrupt Enables for IRQ 1
0x418 INTF1 Force Interrupts for IRQ 1
0x41c INTS1 Interrupt Status (masked) for IRQ 1
0x420 TIMER0 Pacing (X/Y) Fractional Timer
The pacing timer produces TREQ assertions at a rate set by ((X/Y)
* sys_clk). This equation is evaluated every sys_clk cycles and
therefore can only generate TREQs at a rate of 1 per sys_clk (i.e.
permanent TREQ) or less.
0x424 TIMER1 Pacing (X/Y) Fractional Timer
The pacing timer produces TREQ assertions at a rate set by ((X/Y)
* sys_clk). This equation is evaluated every sys_clk cycles and
therefore can only generate TREQs at a rate of 1 per sys_clk (i.e.
permanent TREQ) or less.
0x430 MULTI_CHAN_TRIGGER Trigger one or more channels simultaneously
0x434 SNIFF_CTRL Sniffer Control
0x438 SNIFF_DATA Data accumulator for sniff hardware
0x440 FIFO_LEVELS Debug RAF, WAF, TDF levels
0x444 CHAN_ABORT Abort an in-progress transfer sequence on one or more channels
RP2040 Datasheet
4.2. DMA 427