Datasheet

Table Of Contents
Offset Name Info
0x12c IRQ0_INTE Interrupt Enable for irq0
0x130 IRQ0_INTF Interrupt Force for irq0
0x134 IRQ0_INTS Interrupt status after masking & forcing for irq0
0x138 IRQ1_INTE Interrupt Enable for irq1
0x13c IRQ1_INTF Interrupt Force for irq1
0x140 IRQ1_INTS Interrupt status after masking & forcing for irq1
CTRL Register
Description
PIO control register
Table 361. CTRL
Register
Bits Name Description Type Reset
31:12 Reserved. - - -
11:8 CLKDIV_RESTART Force clock dividers to restart their count and clear
fractional
accumulators. Restart multiple dividers to synchronise
them.
SC 0x0
7:4 SM_RESTART Clear internal SM state which is otherwise difficult to
access
(e.g. shift counters). Self-clearing.
SC 0x0
3:0 SM_ENABLE Enable state machine RW 0x0
FSTAT Register
Description
FIFO status register
Table 362. FSTAT
Register
Bits Name Description Type Reset
31:28 Reserved. - - -
27:24 TXEMPTY State machine TX FIFO is empty RO 0xf
23:20 Reserved. - - -
19:16 TXFULL State machine TX FIFO is full RO 0x0
15:12 Reserved. - - -
11:8 RXEMPTY State machine RX FIFO is empty RO 0xf
7:4 Reserved. - - -
3:0 RXFULL State machine RX FIFO is full RO 0x0
FDEBUG Register
Description
FIFO debug register
Table 363. FDEBUG
Register
Bits Name Description Type Reset
31:28 Reserved. - - -
RP2040 Datasheet
3.8. List of Registers 371