Datasheet

Table Of Contents
Offset Name Info
0x18 MEMPOWERDOWN Control power downs to memories. Set high to power down
memories.
Use with extreme caution
PROC0_NMI_MASK Register
Description
Processor core 0 NMI source mask
Table 349.
PROC0_NMI_MASK
Register
Bits Name Description Type Reset
31:0 NONAME Set a bit high to enable NMI from that IRQ RW 0x00000000
PROC1_NMI_MASK Register
Description
Processor core 1 NMI source mask
Table 350.
PROC1_NMI_MASK
Register
Bits Name Description Type Reset
31:0 NONAME Set a bit high to enable NMI from that IRQ RW 0x00000000
PROC_CONFIG Register
Description
Configuration for processors
Table 351.
PROC_CONFIG
Register
Bits Name Description Type Reset
31:28 PROC1_DAP_INST
ID
Configure proc1 DAP instance ID.
Recommend that this is NOT changed until you require
debug access in multi-chip environment
WARNING: do not set to 15 as this is reserved for
RescueDP
RW 0x1
27:24 PROC0_DAP_INST
ID
Configure proc0 DAP instance ID.
Recommend that this is NOT changed until you require
debug access in multi-chip environment
WARNING: do not set to 15 as this is reserved for
RescueDP
RW 0x0
23:2 Reserved. - - -
1 PROC1_HALTED Indication that proc1 has halted RO 0x0
0 PROC0_HALTED Indication that proc0 has halted RO 0x0
PROC_IN_SYNC_BYPASS Register
Description
For each bit, if 1, bypass the input synchronizer between that GPIO
and the GPIO input register in the SIO. The input synchronizers should
generally be unbypassed, to avoid injecting metastabilities into processors.
If you’re feeling brave, you can bypass to save two cycles of input
latency. This register applies to GPIO 0…29.
RP2040 Datasheet
2.20. Syscfg 303