Datasheet

Table Of Contents
Bits Name Description Type Reset
30:25 Reserved. - - -
24 BADWRITE An invalid value has been written to CTRL_ENABLE or
CTRL_FREQ_RANGE or DORMANT
WC 0x0
23:13 Reserved. - - -
12 ENABLED Oscillator is enabled but not necessarily running and stable RO -
11:2 Reserved. - - -
1:0 FREQ_RANGE The current frequency range setting
0x0 -> 1_15MHZ
0x1 -> RESERVED_1
0x2 -> RESERVED_2
0x3 -> RESERVED_3
RO -
DORMANT Register
Description
Crystal Oscillator Power down control
Table 253. DORMANT
Register
Bits Name Description Type Reset
31:0 NONAME Warning: stop the PLLs before selecting dormant mode
Warning: setup the irq before selecting dormant mode
An invalid setting will select WAKE mode
0x636f6d61 -> DORMANT
0x77616b65 -> WAKE
RW -
STARTUP Register
Description
Controls the startup delay
Table 254. STARTUP
Register
Bits Name Description Type Reset
31:21 Reserved. - - -
20 X4 Multiplies the startup_delay by 4, just in case RW -
19:14 Reserved. - - -
13:0 DELAY in multiples of 256*xtal_period RW -
DIV2 Register
Description
The div2 clock can be sent to the reference clock pad or to the general purpose clock outputs clksrc and clksrc_ph
Note that div2 may not be implemented on this chip
Table 255. DIV2
Register
Bits Name Description Type Reset
31:1 Reserved. - - -
0 ENABLE starts and stops the div2 output cleanly RW 0x0
PADREFCLK Register
RP2040 Datasheet
2.15. Crystal Oscillator (XOSC) 195