Datasheet

Table Of Contents
Bits Name Description Type Reset
18 clk_sys_resets RO 0x0
17 clk_sys_pwm RO 0x0
16 clk_sys_psm RO 0x0
15 clk_sys_pll_usb RO 0x0
14 clk_sys_pll_sys RO 0x0
13 clk_sys_pio1 RO 0x0
12 clk_sys_pio0 RO 0x0
11 clk_sys_pads RO 0x0
10 clk_sys_vreg_and_
chip_reset
RO 0x0
9 clk_sys_jtag RO 0x0
8 clk_sys_io RO 0x0
7 clk_sys_i2c1 RO 0x0
6 clk_sys_i2c0 RO 0x0
5 clk_sys_dma RO 0x0
4 clk_sys_busfabric RO 0x0
3 clk_sys_busctrl RO 0x0
2 clk_sys_adc RO 0x0
1 clk_adc_adc RO 0x0
0 clk_sys_clocks RO 0x0
ENABLED1 Register
Description
indicates the state of the clock enable
Table 245. ENABLED1
Register
Bits Name Description Type Reset
31:15 Reserved. - - -
14 clk_sys_xosc RO 0x0
13 clk_sys_xip RO 0x0
12 clk_sys_watchdog RO 0x0
11 clk_usb_usbctrl RO 0x0
10 clk_sys_usbctrl RO 0x0
9 clk_sys_uart1 RO 0x0
8 clk_peri_uart1 RO 0x0
7 clk_sys_uart0 RO 0x0
6 clk_peri_uart0 RO 0x0
5 clk_sys_timer RO 0x0
4 clk_sys_tbman RO 0x0
RP2040 Datasheet
2.14. Clocks 190