Datasheet

Table Of Contents
Table 236.
FC0_INTERVAL
Register
Bits Name Description Type Reset
31:4 Reserved. - - -
3:0 NONAME RW 0x8
FC0_SRC Register
Description
Clock sent to frequency counter, set to 0 when not required
Writing to this register initiates the frequency count
Table 237. FC0_SRC
Register
Bits Name Description Type Reset
31:8 Reserved. - - -
7:0 NONAME 0x00 -> NULL
0x01 -> pll_sys_clksrc_primary
0x02 -> pll_usb_clksrc_primary
0x03 -> rosc_clksrc
0x04 -> rosc_clksrc_ph
0x05 -> xosc_clksrc
0x06 -> clksrc_gpin0
0x07 -> clksrc_gpin1
0x08 -> clk_ref
0x09 -> clk_sys
0x0a -> clk_peri
0x0b -> clk_usb
0x0c -> clk_adc
0x0d -> clk_rtc
RW 0x00
FC0_STATUS Register
Description
Frequency counter status
Table 238.
FC0_STATUS Register
Bits Name Description Type Reset
31:29 Reserved. - - -
28 DIED Test clock stopped during test RO 0x0
27:25 Reserved. - - -
24 FAST Test clock faster than expected, only valid when
status_done=1
RO 0x0
23:21 Reserved. - - -
20 SLOW Test clock slower than expected, only valid when
status_done=1
RO 0x0
19:17 Reserved. - - -
16 FAIL Test failed RO 0x0
15:13 Reserved. - - -
12 WAITING Waiting for test clock to start RO 0x0
11:9 Reserved. - - -
8 RUNNING Test running RO 0x0
RP2040 Datasheet
2.14. Clocks 185