Datasheet

Table Of Contents
Bits Name Description Type Reset
7:4 VSEL threshold select
0000 - 0.473V
0001 - 0.516V
0010 - 0.559V
0011 - 0.602V
0100 - 0.645V
0101 - 0.688V
0110 - 0.731V
0111 - 0.774V
1000 - 0.817V
1001 - 0.860V (default)
1010 - 0.903V
1011 - 0.946V
1100 - 0.989V
1101 - 1.032V
1110 - 1.075V
1111 - 1.118V
RW 0x9
3:1 Reserved. - - -
0 EN enable
0=not enabled, 1=enabled
RW 0x1
CHIP_RESET Register
Description
Chip reset control and status
Table 185.
CHIP_RESET Register
Bits Name Description Type Reset
31:25 Reserved. - - -
24 PSM_RESTART_F
LAG
This is set by psm_restart from the debugger.
Its purpose is to branch bootcode to a safe mode when the
debugger has issued a psm_restart in order to recover from
a boot lock-up.
In the safe mode the debugger can repair the boot code,
clear this flag then reboot the processor.
WC 0x0
23:21 Reserved. - - -
20 HAD_PSM_RESTA
RT
Last reset was from the debug port RO 0x0
19:17 Reserved. - - -
16 HAD_RUN Last reset was from the RUN pin RO 0x0
15:9 Reserved. - - -
8 HAD_POR Last reset was from the power-on reset or brown-out
detection blocks
RO 0x0
7:0 Reserved. - - -
RP2040 Datasheet
2.9. On-Chip Voltage Regulator 143