Datasheet

R01DS0041EJ0150 Rev.1.50 Page 180 of 221
Oct 18, 2013
RX210 Group 5. Electrical Characteristics
Figure 5.94 RSPI Timing (Master, CPHA = 1) (Bit Rate: PCLKB Set to Division Ratio Other Than
Divided by 2) and Simple SPI Timing (Master, CKPH = 0)
Figure 5.95 RSPI Timing (Master, CPHA = 1) (Bit Rate: PCLKB Set to Divided by 2)
t
Dr,
t
Df
t
SU
t
H
t
LEAD
t
TD
t
LAG
t
SSLr,
t
SSLf
t
OH
MSB IN DATA LSB IN MSB IN
MSB OUT DATA LSB OUT IDLE MSB OUT
t
OD
SCKn
CKPOL = 0
output
SCKn
CKPOL = 1
output
SMISOn
input
SMOSIn
output
(n = 0 to 12)
Simple SPIRSPI
SSLA0 to
SSLA3
output
RSPCKA
CPOL = 0
output
RSPCKA
CPOL = 1
output
MISOA
input
MOSIA
output
t
Dr,
t
Df
t
HF
t
LEAD
t
TD
t
LAG
t
SSLr,
t
SSLf
t
OH
DATA MSB IN
MSB OUT DATA LSB OUT IDLE MSB OUT
t
OD
SSLA0 to
SSLA3
output
RSPCKA
CPOL = 0
output
RSPCKA
CPOL = 1
output
MISOA
input
MOSIA
output
MSB IN
LSB IN
t
SU
t
H