Datasheet
78K0/Ix2 CHAPTER 3 CPU ARCHITECTURE
R01UH0010EJ0500 Rev.5.00 73
Feb 28, 2012
Table 3-8. Special Function Register List : 78K0/IB2 (30 Pins) (3/7)
Bit No. Number of Bits
Manipulated
Simultaneously
Address Symbol
7 6 5 4 3 2 1 0
R/W
1 8 16
After
Reset
Reference
page
FF48H EGPCTL0 EGP7 EGP6 EGP5 EGP4 EGP3 EGP2 EGP1 EGP0 R/W 00H 593
FF49H EGNCTL0 EGN7 EGN6 EGN5 EGN4 EGN3 EGN2 EGN1 EGN0 R/W 00H 593
FF4AH EGPCTL1 0 0 0 0 0 0 0 EGP8 R/W 00H 593
FF4BH EGNCTL1 0 0 0 0 0 0 0 EGN8 R/W 00H 593
FF4CH to
FF4EH
FF4FH ISC 0 0 0 0 0 0 ISC1 ISC0 R/W 00H 448
FF50H ASIM6
<POWER6>
<TXE6> <RXE6>
PS61 PS60 CL6 SL6 ISRM6 R/W 01H 440
FF51H
FF52H
FF53H ASIS6 MFE 0 0 0 0 PE6 FE6 OVE6 R 00H 442
FF54H
FF55H ASIF6 0 0 0 0 0 0 TXBF6 TXSF6 R 00H 443
FF56H CKSR6 0 0 0 0 TPS63 TPS62 TPS61 TPS60 R/W 00H 443
FF57H BRGC6 MDL67 MDL66 MDL65 MDL64 MDL63 MDL62 MDL61 MDL60 R/W FFH 445
FF58H ASICL6
<SBRF6> <SBRT6>
SBTT6 SBL62 SBL61 SBL60 DIR6
TXDLV6
R/W 16H 446
FF59H to
FF5AH
FF5BH UADLCTL 0 0 0 0 0 0 0
<UADL
SEL>
R/W 00H 439
FF5CH to
FF5FH
FF60H AMP0M
Note
<OPA
MP0E>
<PGAE
N>
0 0 0 0
<AMP0
VG1>
<AMP0
VG0>
R/W 00H 407
FF61H
FF62H C0CTL
<CMP0
EN>
<C0DF
S1>
<C0DF
S0>
<C0MO
DSEL1>
<C0MO
DSEL0>
0 <C0OE>
<C0IN
V>
R/W 00H 416
FF63H C0RVM
<CVRE>
0 0
<C0VR
S4>
<C0VR
S3>
<C0VR
S2>
<C0VR
S1>
<C0VR
S0>
R/W 00H 420
FF64H C1CTL
<CMP1
EN>
<C1DF
S1>
<C1DF
S0>
<C1MO
DSEL1>
<C1MO
DSEL0>
0
<C1OE>
<C1IN
V>
R/W 00H 416
FF65H C1RVM 0 0 0
<C1VR
S4>
<C1VR
S3>
<C1VR
S2>
<C1VR
S1>
<C1VR
S0>
R/W 00H 420
FF66H C2CTL
<CMP2
EN>
<C2DF
S1>
<C2DF
S0>
<C2MO
DSEL1>
<C2MO
DSEL0>
0
<C2OE>
<C2IN
V>
R/W 00H 416
FF67H C2RVM 0 0 0
<C2VR
S4>
<C2VR
S3>
<C2VR
S2>
<C2VR
S1>
<C2VR
S0>
R/W 00H 420
FF68H
FF69H CMPFLG 0 0 0 0 0
<CMP2F> <CMP1F> <CMP0F>
R 00H 424
Note This register is incorporated only in products with operational amplifier.
Remark For a bit name enclosed in angle brackets (<>), the bit name is defined as a reserved word in the RA78K0, and is
defined as an sfr variable using the #pragma sfr directive in the CC78K0.