Datasheet
78K0/Ix2 CHAPTER 27 INSTRUCTION SET
R01UH0010EJ0500 Rev.5.00 679
Feb 28, 2012
Clocks Flag
Instruction
Group
Mnemonic Operands Bytes
Note 1 Note 2
Operation
ZACCY
A, #byte 2 4
A, CY A byte
saddr, #byte 3 6 8 (saddr), CY (saddr) byte
A, r
Note 3
2 4
A, CY A r
r, A 2 4
r, CY r A
A, saddr 2 4 5 A, CY A (saddr)
A, !addr16 3 8 9 A, CY A (addr16)
A, [HL] 1 4 5 A, CY A (HL)
A, [HL + byte] 2 8 9 A, CY A (HL + byte)
A, [HL + B] 2 8 9 A, CY A (HL + B)
SUB
A, [HL + C] 2 8 9 A, CY A (HL + C)
A, #byte 2 4
A, CY A byte CY
saddr, #byte 3 6 8 (saddr), CY (saddr) byte CY
A, r
Note 3
2 4
A, CY A r CY
r, A 2 4
r, CY r A CY
A, saddr 2 4 5 A, CY A (saddr) CY
A, !addr16 3 8 9 A, CY A (addr16) CY
A, [HL] 1 4 5 A, CY A (HL) CY
A, [HL + byte] 2 8 9 A, CY A (HL + byte) CY
A, [HL + B] 2 8 9 A, CY A (HL + B) CY
SUBC
A, [HL + C] 2 8 9 A, CY A (HL + C) CY
A, #byte 2 4
A A byte
saddr, #byte 3 6 8 (saddr) (saddr) byte
A, r
Note 3
2 4
A A r
r, A 2 4
r r A
A, saddr 2 4 5 A A (saddr)
A, !addr16 3 8 9 A A (addr16)
A, [HL] 1 4 5 A A (HL)
A, [HL + byte] 2 8 9 A A (HL + byte)
A, [HL + B] 2 8 9 A A (HL + B)
8-bit
operation
AND
A, [HL + C] 2 8 9 A A (HL + C)
Notes 1. When the internal high-speed RAM area is accessed or for an instruction with no data access
2. When an area except the internal high-speed RAM area is accessed
3. Except “r = A”
Remarks 1. One instruction clock cycle is one cycle of the CPU clock (f
CPU) selected by the processor clock control
register (PCC).
2. This clock cycle applies to the internal ROM program.