Datasheet

78K0/Ix2 CHAPTER 15 SERIAL INTERFACE IICA
R01UH0010EJ0500 Rev.5.00 544
Feb 28, 2012
Figure 15-33. Example of Master to Slave Communication
(When 9-Clock Wait Is Selected for Both Master and Slave) (2/3)
(2) Data
IICA
ACKD0
STD0
SPD0
WTIM0
H
H
L
L
L
L
L
L
H
H
H
H
L
L
L
L
L
ACKE0
MSTS0
STT0
SPT0
WREL0
INTIICA0
TRC0
IICA
ACKD0
STD0
SPD0
WTIM0
ACKE0
MSTS0
STT0
SPT0
WREL0
INTIICA0
TRC0
SCLA0
SDAA0
198 23456789 321
D7D0 D6 D5 D4 D3 D2 D1 D0 D5D6D7
ACKACK
Processing by master device
Transfer lines
Processing by slave device
IICA data Note 1
IICA FFH Note 2 IICA FFH Note 2
IICA data Note 1
Transmit
Receive
Note 2 Note 2
Notes 1. Write data to IICA, not setting WREL0, in order to cancel a wait state during master transmission.
2. To cancel slave wait, write “FFH” to IICA or set WREL0.