Datasheet
78K0/Kx2-L APPENDIX C REVISION HISTORY
R01UH0028EJ0400 Rev.4.00 804
Sep 27, 2010
(7/8)
Edition Description Chapter
Modification of Table 12-6 Setting Functions of P21/ANI1/AMP0OUT/PGAIN Pin
Modification of <4> in 12.4.1 Basic operations of A/D converter
Modification of Table 12-8 Resistance and Capacitance Values of Equivalent Circuit
(Reference Values)
CHAPTER 12 A/D
CONVERTER
Addition of the analog input channel specification register (ADS) to Table 13-1
Configuration of Operational Amplifier
Addition of (3) Analog input channel specification register (ADS) to 13.3 Registers
Used in Operational Amplifier
Modification of Table 13-5 Setting Functions of P21/ANI1/AMP0OUT/PGAIN Pin
CHAPTER 13
OPERATIONAL
AMPLIFIERS
Addition of the port output mode register 6 (POM6) to Table 14-1 Configuration of Serial
Interface UART6
Addition of (9) Port output mode register 6 (POM6) to 14.3 Registers Controlling
Serial Interface UART6
Addition of the port output mode register 6 (POM6) to 14.4.2 (1) Registers used
Modification of (1) 78K0/KY2-L and 78K0/KA2-L in Table 14-2 Relationship Between
Register Settings and Pins
CHAPTER 14
SERIAL INTERFACE
UART6
Addition of Caution 3 to Figure 15-3 Format of IICA Shift Register (IICA)
Addition of Note 3 to, and modification of Caution in Figure 15-5 Format of IICA Control
Register 0 (IICACTL0) (1/4)
Addition of description of the SPIE0 bit to Figure 15-5 Format of IICA Control Register 0
(IICACTL0) (2/4)
Modification of description of the STT0 bit in Figure 15-5 Format of IICA Control
Register 0 (IICACTL0) (3/4)
Modification of Caution in Figure 15-5 Format of IICA Control Register 0 (IICACTL0)
(4/4)
Modification of Figure 15-6 Format of IICA Status Register 0 (IICAS0) (2/3)
Partial deletion of description in 15.3 (9) Port mode register 6 (PM6)
Modification of 15.4.2 Setting transfer clock by using IICWL and IICWH registers
CHAPTER 15
SERIAL INTERFACE
IICA
Modification of (C) External maskable interrupt (INTKR) in Figure 17-1 Basic
Configuration of Interrupt Function
CHAPTER 17
INTERRUPT
FUNCTIONS
Addition of Note to 19.2.1 (2) (b) Release by reset signal generation
Modification of Figure 19-4 HALT Mode Release by Reset
Addition of Note 1 to Figure 19-5 Operation Timing When STOP Mode Is Released
(When Unmasked Interrupt Request Is Generated)
Addition of Note 2 to (3) When internal high-speed oscillation clock is used as CPU
clock in Figure 19-6 STOP Mode Release by Interrupt Request Generation
Addition of Note to 19.2.2 (2) (b) Release by reset signal generation
Modification of Figure 19-7 STOP Mode Release by Reset
CHAPTER 19
STANDBY FUNCTION
3rd Edition
Modification of Figure 20-1 Block Diagram of Reset Function to Figure 20-4 Timing of
Reset in STOP Mode by RESET Input
CHAPTER 20 RESET
FUNCTION
Remark “Classification” in the above table classifies revisions as follows.
(a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note, (d):
Addition/change of package, part number, or management division, (e): Addition/change of related
documents