Datasheet

78K0/Kx2-L CHAPTER 3 CPU ARCHITECTURE
R01UH0028EJ0400 Rev.4.00 88
Sep 27, 2010
Table 3-7. Special Function Register List: 78K0/KA2-L (20-pin products) (3/4)
Bit No.
Number of Bits
Manipulated
Simultaneously
Address Symbol
7 6 5 4 3 2 1 0
R/W
1 8 16
After
Reset
Reference
page
FF51H
FF52H
FF53H ASIS6
0 0 0 0 0
PE6 FE6 OVE6
R
00H 457
FF54H
FF55H ASIF6
0 0 0 0 0 0 TXBF6 TXSF6 R
00H
458
FF56H CKSR6
0 0 0 0
TPS63 TPS62 TPS61 TPS60
R/W
00H
458
FF57H BRGC6 MDL67 MDL66 MDL65 MDL64 MDL63 MDL62 MDL61 MDL60
R/W
FFH
460
FF58H ASICL6
<SBRF6> <SBRT6>
SBTT6 SBL62 SBL61 SBL60 DIR6
TXDLV6
R/W
16H
461
FF59H to
FF5FH
FF60H
AMP0M
Note1
<OPA
MP0E>
<PGAE
N>
0 0 0 0
AMP0
VG1
AMP0
VG0
R/W
00H 436
FF61H to
FF6BH
FF6CH TMHMD1
<TMH
E1>
CKS12 CKS11 CKS10
TMMD
11
TMMD
10
<TOLE
V1>
<TOE
N1>
R/W
00H 339
FF6DH TMCYC1
0 0 0 0 0 RMC1 NRZB1 <NRZ1> R/W
00H 343
FF6EH to
FF8BH
FF8CH TCL51
0 0 0 0 0 TCL512 TCL511 TCL510 R/W
00H 318
FF8DH to
FF98H
FF99H WDTE
R/W
1AH/
9AH
Note2
365
FF9AH to
FF9EH
FF9FH OSCCTL
<EXCL
K>
<OSC
SEL>
0 0 0 0 0 0 R/W
00H
202
FFA0H RCM
<RSTS> 0 0 0 0 0
<LSR
STOP>
<RST
OP>
R/W
80H
Note3
207
FFA1H MCM
0 0 0 0 0 <XSEL> <MCS> <MCM0> R/W
00H 209
FFA2H MOC
<MSTOP>
0 0 0 0 0 0 0 R/W
80H 208
FFA3H OSTC
0 0 0 MOST11 MOST13 MOST14 MOST15 MOST16 R
00H 210, 640
FFA4H OSTS
0 0 0 0 0 OSTS2 OSTS1 OSTS0 R/W
05H 211, 641
FFA5H IICA
R/W
00H 490
FFA6H SVA0
0
R/W
00H 490
Notes 1. This register is incorporated only in products with operational amplifier.
2. The reset value of WDTE is determined by setting of option byte.
3. The value of this register is 00H immediately after a reset release but automatically changes to 80H after
oscillation accuracy stabilization of high-speed internal oscillator has been waited.
Remark For a bit name enclosed in angle brackets (<>), the bit name is defined as a reserved word in the RA78K0,
and is defined as an sfr variable using the #pragma sfr directive in the CC78K0.