Datasheet

V850ES/JG3-H, V850ES/JH3-H CHAPTER 19 I
2
C BUS
R01UH0042EJ0500 Rev.5.00 Page 817 of 1513
Aug 12, 2011
19.2 Features
I
2
C00 to I
2
C02 have the following two modes.
Operation stop mode
I
2
C (Inter IC) bus mode (multimasters supported)
(1) Operation stop mode
In this mode, serial transfer is not performed, thus enabling a reduction in power consumption.
(2) I
2
C bus mode (multimaster support)
This mode is used for 8-bit data transfers with several devices via two lines: a serial clock pin (SCL0n) and a serial
data bus pin (SDA0n).
This mode complies with the I
2
C bus format and the master device can generate “start condition”, “address”,
“transfer direction specification”, “data”, and “stop condition” data for the slave device on the serial data bus. The
slave device automatically detects the received statuses and data by hardware. This function can simplify the part
of an application program that controls the I
2
C bus.
Since SCL0n and SDA0n pins are used for N-ch open-drain outputs, I
2
C0n requires pull-up resistors for the serial
clock line and the serial data bus line.
Remark n = 0 to 2