Datasheet
V850ES/JG3-H, V850ES/JH3-H CHAPTER 7 16-BIT TIMER/EVENT COUNTER AA (TAA)
R01UH0042EJ0500 Rev.5.00 Page 279 of 1513
Aug 12, 2011
Figure 7-31. Setting of Registers in PWM Output Mode (1/2)
(a) TAAn control register 0 (TAAnCTL0)
0/1 0 0 0 0
TAAnCTL0
Select count clock
Note 1
0: Stops counting
1: Enables counting
0/1 0/1 0/1
TAAnCKS2 TAAnCKS1 TAAnCKS0
TAAnCE
(b) TAAn control register 1 (TAAnCTL1)
0 0 0/1 0 0
TAAnCTL1
100
TAAnMD2 TAAnMD1 TAAnMD0TAAnEEETAAnEST
1, 0, 0:
PWM output mode
0: Operates on count clock
selected by TAAnCKS0 to
TAAnCKS2 bits
1: Counts external event
input signal
(c) TAAn I/O control register 0 (TAAnIOC0)
0 0 0 0 0/1
TAAnIOC0
0: Disables TOAAn0 pin output
1: Enables TOAAn0 pin output
Sets output level while operation
of TOAAn0 pin is disabled
0: Low level
1: High level
0: Disables TOAAn1 pin output
1: Enables TOAAn1 pin output
Specifies active level of
TOAAn1 pin output
0: Active-high
1: Active-low
0/1 0/1
Note 2
0/1
Note 2
TAAnOE1 TAAnOL0 TAAnOE0TAAnOL1
TOAAn1 pin output
16-bit counter
• When TAAnOL1 bit = 0
TOAAn1 pin output
16-bit counter
• When TAAnOL1 bit = 1
Notes 1. The setting is invalid when the TAAnCTL1.TAAnEEE bit = 1.
2. Clear this bit to 0 when the TOAAn0 pin is not used in the PWM output mode.










