Datasheet
R01DS0060EJ0160 Rev.1.60 Page 125 of 154
May 19, 2014
RX630 Group 5. Electrical Characteristics
Note: t
IICcyc
: RIIC internal reference clock (IIC) Cycle
Note 1. The value within parentheses is applicable when the value of the ICMR3.NF[1:0] bits is 11b while the digital filter is enabled by
the setting ICFER.NFE = 1.
Note 2. Cb is the total capacitance of the bus lines.
Table 5.19 Timing of On-Chip Peripheral Modules (4)
Conditions: VCC = AVCC0 = VREFH = VCC_USB = 2.7 to 3.6 V, VREFH0 = 2.7 V to AVCC0
VSS = AVSS0 = VREFL/VREFL0 = VSS_USB = 0 V
PCLK = 8 to 50 MHz
T
a
= T
opr
High drive output is selected by the drive capacity control register.
Item
Symb
ol
Min.*
1,
*
2
Max. Unit
Test
Conditions
RIIC
(Standard-mode,
SMBus)
ICFER.FMPE = 0
SCL input cycle time t
SCL
6(12) × t
IICcyc
+ 1300 — ns Figure 5.37
SCL input high pulse width t
SCLH
3(6) × t
IICcyc
+ 300 — ns
SCL input low pulse width t
SCLL
3(6) × t
IICcyc
+ 300 — ns
SCL, SDA input rise time t
Sr
— 1000 ns
SCL, SDA input fall time t
Sf
— 300 ns
SCL, SDA input spike pulse removal time t
SP
01(4) × t
IICcyc
ns
SDA input bus free time t
BUF
3(6) × t
IICcyc
+ 300 — ns
Start condition input hold time t
STAH
t
IICcyc
+ 300 — ns
Restart condition input setup time t
STAS
1000 — ns
Stop condition input setup time t
STOS
1000 — ns
Data input setup time t
SDAS
t
IICcyc
+ 50 — ns
Data input hold time t
SDAH
0—ns
SCL, SDA capacitive load C
b
— 400 pF
RIIC
(Fast-mode)
SCL input cycle time t
SCL
6(12) × t
IICcyc
+ 600 — ns
SCL input high pulse width t
SCLH
3(6) × t
IICcyc
+ 300 — ns
SCL input low pulse width t
SCLL
3(6) × t
IICcyc
+ 300 — ns
SCL, SDA input rise time t
Sr
20 + 0.1C
b
300 ns
SCL, SDA input fall time t
Sf
20 + 0.1C
b
300 ns
SCL, SDA input spike pulse removal time t
SP
01(4) × t
IICcyc
ns
SDA input bus free time t
BUF
3(6) × t
IICcyc
+ 300 — ns
Start condition input hold time t
STAH
t
IICcyc
+ 300 — ns
Restart condition input setup time t
STAS
300 — ns
Stop condition input setup time t
STOS
300 — ns
Data input setup time t
SDAS
t
IICcyc
+ 50 — ns
Data input hold time t
SDAH
0—ns
SCL, SDA capacitive load C
b
— 400 pF