Datasheet
RL78/L12    CHAPTER 12 SERIAL ARRAY UNIT 
R01UH0330EJ0200 Rev.2.00      496 
Dec 13, 2013 
(1)  SNOOZE mode operation (EOCm1 = 0, SSECm = 0/1) 
Because of the setting of EOCm1 = 0, even though a communication error occurs, an error interrupt (INTSREq) is 
not generated, regardless of the setting of the SSECm bit.  A transfer end interrupt (INTSRq) will be generated. 
Figure 12-88. Timing Chart of SNOOZE Mode Operation (EOCm1 = 0, SSECm = 0/1) 
SS01
SE01
SWC0
SSEC0
L
EOC01 L
SDR01
INTSR0
INTSRE0
L
TSF01
<1>
<2>
<3>
<5><6> <8>
<7>
<9>
<4>
ST01
RxD0 pin
P
ST
P
SP SP
ST
<10>
<11>
<12>
CPU operation status
Normal operation
STOP mode
SNOOZE mode
Normal operation
Receive data 1
Receive data 2
Receive data 2Receive data 1
Shift operation
Shift operation
Data reception
Data reception
Shift
register 01
Clock request signal
(internal signal)
Read
Note
Note  Read the received data when SWCm = 1. 
Caution  Before switching to the SNOOZE mode or after reception operation in the SNOOZE mode 
finishes, set the STm1 bit to 1 (clear the SEm1 bit and stop the operation). 
After the receive operation completes, also clear the SWCm bit to 0 (SNOOZE mode release). 
Remarks 1.  <1> to <12> in the figure correspond to <1> to <12> in Figure 12-90 Flowchart of SNOOZE Mode 
Operation (EOCm1 = 0, SSECm = 0/1 or EOCm1 = 1, SSECm = 0).  
 2. m = 0; q = 0 
<R> 










