Datasheet
RL78/L12    CHAPTER 14 LCD CONTROLLER/DRIVER 
R01UH0330EJ0200 Rev.2.00      631 
Dec 13, 2013 
(3)  Capacitor split method during normal liquid crystal waveform display 
Figure 14-20. Capacitor Split Method Setting Procedure During Normal Liquid Crystal Waveform Display 
MDSET1 and MDSET0 bits of LCDM0 register = 10B
(Specify the capacitor split method.)
Specify the segment output pins by using the PFSEGx register.
Store display data in RAM for LCD display.
No. of time slices 4 or lower ?
Yes
No
Set a display data area (A-pattern or B-pattern area, or blinking display) 
by using the BLON and LCDSEL bits of the LCDM1 register.
Specify the LCD clock by using the LCDC0 register.
START
VLCON bit of LCDM1 register = 1 (Enable capacitor split circuit operation.)
Capacitor split wait time has elapsed?
No
Yes
Select the display waveform (select waveform A or B), number of time slices, 
and bias method by using the LWAVE, LDTY2 to LDTY0, LBAS1, 
and LBAS0 bits of the LCDM0 register.
Store display data in RAM for LCD display.
[To change BLON and LCDSEL bit settings during operation]
Set a display data area (A-pattern or B-pattern area, or blinking display) by 
using the BLON and LCDSEL bits of the LCDM1 register.
SCOC bit of LCDM1 register = 1 
(Common pin outputs select signal and segment pin outputs deselect signal.)
LCDON bit of LCDM1 register = 1 
(Common and segment pins output select and deselect signals 
in accordance with display data.)
The SCOC and 
LCDON bits can be set 
together.
Caution  For the specifications of the voltage boosting wait time, see CHAPTER 30 or 31 ELECTRICAL 
SPECIFICATIONS. 
<R> 
<R> 










