Datasheet

Section 6 Bus Controller (BSC)
R01UH0309EJ0500 Rev. 5.00 Page 183 of 1408
Sep 24, 2012
H8S/2456, H8S/2456R, H8S/2454 Group
T
p
RAS
SDWCD 0
CAS
DQMU, DQML
WE
CKE
Data bus
Address bus
SDRAMφ
φ
T
r
T
c1
T
cl
T
c2
PALL ACTV NOP WRIT NOP
T
p
T
r
T
c1
T
c2
Column address
Column address
Row address
Precharge-sel
Row address
Column address
High
RAS
SDWCD 1
CAS
DQMU, DQML
WE
CKE
Data bus
Address bus
PALL ACTV NOP
WRIT
Row address
Precharge-sel
Row address
Column address
High
Figure 6.5 CAS Latency Control Cycle Disable Timing during Continuous Synchronous
DRAM Space Write Access (for CAS Latency 2)