Datasheet

Section 26 Electrical Characteristics
R01UH0309EJ0500 Rev. 5.00 Page 1329 of 1408
Sep 24, 2012
H8S/2456, H8S/2456R, H8S/2454 Group
Th
t
AD
t
CSD1
t
AS1
t
ASD
t
AS3
t
RSD1
t
AC5
t
RDS1
t
RDH1
t
AH2
t
AH3
t
WDH3
t
WSW1
t
WDS2
t
WDD
t
AS3
t
WRD2
t
WRD2
t
RSD2
t
RSD1
t
AC2
t
RDS2
t
RDH2
t
AS3
t
RSD1
t
AH3
t
AH1
t
ASD
φ
A23 to A0
CS7 to CS0
AS
RD
D15 to D0
RD
D15 to D0
HWR, LWR
D15 to D0
T
1
T
2
Tt
Read
(RDNn = 1)
Read
(RDNn = 0)
Write
DACK0, DACK1
EDACK2, EDACK3
t
DACD1
t
DACD2
t
EDACD1
t
EDACD2
Figure 26.11 Basic Bus Timing: Two-State Access (CS Assertion Period Extended)