Datasheet

Section 20 Synchronous Serial Communication Unit (SSU)
Page 1122 of 1408 R01UH0309EJ0500 Rev. 5.00
Sep 24, 2012
H8S/2456, H8S/2456R, H8S/2454 Group
20.4.5 SSU Mode
In SSU mode, data communications are performed via four lines: clock line (SSCK), data input
line (SSI or SSO), data output line (SSI or SSO), and chip select line (SCS).
In addition, the SSU supports bidirectional mode in which a single pin functions as data input and
data output lines.
(1) Initial Settings in SSU Mode
Figure 20.4 shows an example of the initial settings in SSU mode. Before data transfer, clear both
the TE and RE bits in SSER to 0 to set the initial values.
Note: Before changing operating modes and communications formats, clear both the TE and RE
bits to 0. Although clearing the TE bit to 0 sets the TDRE bit to 1, clearing the RE bit to 0
does not change the values of the RDRF and ORER bits and SSRDR. Those bits retain the
previous values.
Start setting initial values
[1]
[2]
[3]
[4]
End
Clear a bit in DDR to 0
Clear SSUMS in SSCRL to 0 and
specify bits DATS1 and DATS0
Specify MSS, BIDE, SOL, SCKS, CSS1,
and CSS0 bits in SSCRH
Specify MLS, CPOS, CPHS, CKS2,
CKS1, and CKS0 bits in SSMR
Specify SDOS, SSCKOS, SCSOS,
TENDSTS, SCSATS and SSODTS
bits in SSCR2
Clear TE and RE bits in SSER to 0
[1] When the pin is used as an input.
[2] Specify master/slave mode selection, bidirectional mode enable,
SSO pin output value selection, SSCK pin selection, and SCS pin
selection.
[3] Selects SSU mode and specify transmit/receive data length.
[4] Specify MSB first/LSB first selection, clock polarity selection,
clock phase selection, and transfer clock rate selection.
[5] Enables/disables interrupt request to the CPU.
Specify TE, RE, TEIE, TIE, RIE,
and CEIE bits in SSER smulataneously
[5]
Figure 20.4 Example of Initial Settings in SSU Mode