Datasheet
Section 12 Programmable Pulse Generator (PPG) 
Page 808 of 1384    R01UH0310EJ0500 Rev. 5.00 
 Sep 25, 2012 
H8S/2426, H8S/2426R, H8S/2424 Group
12.3.2  Output Data Registers H, L (PODRH, PODRL) 
PODRH and PODRL store output data for use in pulse output. A bit that has been set for pulse 
output by NDER is read-only and cannot be modified. 
•  PODRH 
Bit  Bit Name  Initial Value  R/W  Description 
7 
6 
5 
4 
3 
2 
1 
0 
POD15 
POD14 
POD13 
POD12 
POD11 
POD10 
POD9 
POD8 
0 
0 
0 
0 
0 
0 
0 
0 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
Output Data Register 15 to 8 
For bits which have been set to pulse output by 
NDERH, the output trigger transfers NDRH values 
to this register during PPG operation. While 
NDERH is set to 1, the CPU cannot write to this 
register. While NDERH is cleared, the initial output 
value of the pulse can be set. 
•  PODRL 
Bit  Bit Name  Initial Value  R/W  Description 
7 
6 
5 
4 
3 
2 
1 
0 
POD7 
POD6 
POD5 
POD4 
POD3 
POD2 
POD1 
POD0 
0 
0 
0 
0 
0 
0 
0 
0 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
R/W 
Output Data Register 7 to 0 
For bits which have been set to pulse output by 
NDERL, the output trigger transfers NDRL values 
to this register during PPG operation. While 
NDERL is set to 1, the CPU cannot write to this 
register. While NDERL is cleared, the initial output 
value of the pulse can be set. 










