Datasheet
Section 6 Bus Controller (BSC) 
Page 174 of 1384    R01UH0310EJ0500 Rev. 5.00 
 Sep 25, 2012 
H8S/2426, H8S/2426R, H8S/2424 Group
Bit  Bit Name  Initial Value  R/W  Description 
6 RCDM  0  R/W RAS Down Mode 
When access to DRAM space is interrupted by an 
access to normal space, an access to an internal 
I/O register, etc., this bit selects whether the RAS 
signal is held low while waiting for the next DRAM 
access (RAS down mode), or is driven high again 
(RAS up mode). The setting of this bit is valid only 
when the BE bit is set to 1. 
If this bit is cleared to 0 when set to 1 in the RAS 
down state, the RAS down state is cleared at that 
point, and RAS goes high. 
When continuous synchronous DRAM space is 
set, reading from and writing to this bit is enabled. 
However, the setting does not affect the operation. 
0: RAS up mode selected for DRAM space access 
1: RAS down mode selected for DRAM space 
access 
5  DDS  0  R/W  DMAC Single Address Transfer Option 
Selects whether full access is always performed or 
burst access is enabled when DMAC single 
address transfer is performed on the 
DRAM/synchronous DRAM. 
When the BE bit is cleared to 0 in DRAMCR, 
disabling DRAM/synchronous DRAM burst 
access, DMAC single address transfer is 
performed in full access mode regardless of the 
setting of this bit. 
This bit has no effect on other bus master external 
accesses or DMAC dual address transfers. 
0: Full access is always executed 
1: Burst access is enabled 










