Datasheet
Page xx of xxx 
11.4.6  Phase Counting Mode........................................................................................... 771 
11.5  Interrupt Sources................................................................................................................ 779 
11.6  DTC Activation..................................................................................................................783 
11.7  DMAC Activation.............................................................................................................. 783 
11.8  A/D Converter Activation.................................................................................................. 783 
11.9  Operation Timing............................................................................................................... 784 
11.9.1  Input/Output Timing............................................................................................. 784 
11.9.2  Interrupt Signal Timing ........................................................................................ 789 
11.10 Usage Notes ....................................................................................................................... 793 
11.10.1 Module Stop Function Setting .............................................................................. 793 
11.10.2 Input Clock Restrictions ....................................................................................... 793 
11.10.3 Caution on Cycle Setting ...................................................................................... 794 
11.10.4 Contention between TCNT Write and Clear Operations ...................................... 794 
11.10.5 Contention between TCNT Write and Increment Operations............................... 795 
11.10.6 Contention between TGR Write and Compare Match.......................................... 796 
11.10.7 Contention between Buffer Register Write and Compare Match ......................... 797 
11.10.8 Contention between TGR Read and Input Capture............................................... 798 
11.10.9 Contention between TGR Write and Input Capture.............................................. 799 
11.10.10  Contention between Buffer Register Write and Input Capture ..................... 800 
11.10.11  Contention between Overflow/Underflow and Counter Clearing................. 801 
11.10.12  Contention between TCNT Write and Overflow/Underflow........................ 802 
11.10.13  Multiplexing of I/O Pins ............................................................................... 802 
11.10.14  Interrupts and Module Stop Mode ................................................................ 802 
Section 12 Programmable Pulse Generator (PPG)............................................803 
12.1  Features.............................................................................................................................. 803 
12.2  Input/Output Pins...............................................................................................................805 
12.3  Register Descriptions......................................................................................................... 806 
12.3.1  Next Data Enable Registers H, L (NDERH, NDERL) ......................................... 807 
12.3.2  Output Data Registers H, L (PODRH, PODRL)................................................... 808 
12.3.3  Next Data Registers H, L (NDRH, NDRL) .......................................................... 809 
12.3.4  PPG Output Control Register (PCR) .................................................................... 812 
12.3.5  PPG Output Mode Register (PMR) ...................................................................... 813 
12.4  Operation ........................................................................................................................... 815 
12.4.1  Output Timing ...................................................................................................... 816 
12.4.2  Sample Setup Procedure for Normal Pulse Output............................................... 817 
12.4.3  Example of Normal Pulse Output (Example of Five-Phase Pulse Output)........... 818 
12.4.4  Non-Overlapping Pulse Output............................................................................. 819 
12.4.5  Sample Setup Procedure for Non-Overlapping Pulse Output............................... 821 










