Datasheet
Section 25 Electrical Characteristics
Page 1272 of 1384 R01UH0310EJ0500 Rev. 5.00
Sep 25, 2012
H8S/2426, H8S/2426R, H8S/2424 Group
T
1
t
DACD1
t
EDACD1
t
DACD2
t
EDACD2
φ
A23 to A0
CS7 to CS0
AS
RD
(read)
D15 to D0
(read)
HWR, LWR
(write)
D15 to D0
(write)
DACK0, DACK1
EDACK2, EDACK3
T
2
T
3
Figure 25.32 DMAC and EXDMAC Single Address Transfer Timing: Three-State Access