Datasheet
Section 16 I2C Bus Interface 2 (IIC2) 
R01UH0310EJ0500 Rev. 5.00    Page 963 of 1384 
Sep 25, 2012     
H8S/2426, H8S/2426R, H8S/2424 Group 
Bit  Bit Name  Initial Value  R/W  Description 
1  IICRST  0  R/W  IIC Control Part Reset 
This bit resets control parts except for I
2
C 
registers. If this bit is set to 1 when hang-up is 
occurred because of communication failure during 
I
2
C operation, I
2
C control part can be reset without 
setting ports and initializing registers. 
0  ⎯ 1  ⎯ Reserved 
This bit is always read as 1. 
16.3.3  I
2
C Bus Mode Register (ICMR) 
ICMR controls the master mode wait and selects the number of transfer bits. 
Bit  Bit Name  Initial Value  R/W  Description 
7 
⎯ 0  ⎯ Reserved 
The write value should always be 0. 
6 WAIT  0  R/W Wait Insertion 
This bit selects whether to insert a wait after data 
transfer except for the acknowledge bit. When 
WAIT is set to 1, after the fall of the clock for the 
final data bit, low period is extended for two 
transfer clocks. If WAIT is cleared to 0, data and 
acknowledge bits are transferred consecutively 
with no wait inserted. 
The setting of this bit is invalid in slave mode. 
5, 4  ⎯ All 1  ⎯ Reserved 
These bits are always read as 1. 
3  BCWP  1  R/W  BC Write Protect 
This bit controls the BC2 to BC0 modifications. 
When modifying BC2 to BC0, this bit should be 
cleared to 0 and use the MOV instruction. 
0: When writing, values of BC2 to BC0 are set. 
1: When reading, 1 is always read. 
When writing, settings of BC2 to BC0 are 
invalid. 










