Datasheet
Section 15 Serial Communication Interface (SCI, IrDA) 
Page 876 of 1384    R01UH0310EJ0500 Rev. 5.00 
 Sep 25, 2012 
H8S/2426, H8S/2426R, H8S/2424 Group
Bit  Bit Name  Initial Value  R/W  Description 
4 RE  0  R/W Receive Enable 
When this bit is set to 1, reception is enabled. 
Serial reception is started in this state when a start 
bit is detected in asynchronous mode or serial 
clock input is detected in clocked synchronous 
mode. SMR setting must be performed to decide 
the transfer format before setting the RE bit to 1. 
Clearing the RE bit to 0 does not affect the RDRF, 
FER, PER, and ORER flags, which retain their 
states. 
3 MPIE  0  R/W 
Multiprocessor Interrupt Enable (enabled only 
when the MP bit in SMR is 1 in asynchronous 
mode) 
When this bit is set to 1, receive data in which the 
multiprocessor bit is 0 is skipped, and setting of 
the RDRF, FER, and ORER status flags in SSR is 
prohibited. On receiving data in which the 
multiprocessor bit is 1, this bit is automatically 
cleared and normal reception is resumed. For 
details, refer to section 15.5, Multiprocessor 
Communication Function. 
When receive data including MPB = 0 in SSR is 
received, receive data transfer from RSR to RDR, 
receive error detection, and setting of the RDRF, 
FER, and ORER flags in SSR , is not performed. 
When receive data including MPB = 1 is received, 
the MPB bit in SSR is set to 1, the MPIE bit is 
cleared to 0 automatically, and generation of RXI 
and ERI interrupts (when the TIE and RIE bits in 
SCR are set to 1) and FER and ORER flag setting 
is enabled. 
2  TEIE  0  R/W  Transmit End Interrupt Enable 
When this bit is set to 1, TEI interrupt request is 
enabled. TEI cancellation can be performed by 
reading 1 from the TDRE flag in SSR, then 
clearing it to 0 and clearing the TEND flag to 0, or 
by clearing the TEIE bit to 0. 










