Datasheet
Section 11 16-Bit Timer Pulse Unit (TPU) 
Page 750 of 1384    R01UH0310EJ0500 Rev. 5.00 
 Sep 25, 2012 
H8S/2426, H8S/2426R, H8S/2424 Group
Select counter clock
Operation selection
Select counter clearing source
Periodic counter
Set period
Start count
<Periodic counter>
[1]
[2]
[4]
[3]
[5]
Free-running counter
Start count
<Free-running counter>
[5]
[1]
[2]
[3]
[4]
[5]
Select output compare register
Select the counter 
clock with bits 
TPSC2 to TPSC0 in 
TCR. At the same 
time, select the 
input clock edge 
with bits CKEG1 
and CKEG0 in TCR.
For periodic counter 
operation, select the 
TGR to be used as 
the TCNT clearing 
source with bits 
CCLR2 to CCLR0 in 
TCR.
Designate the TGR 
selected in [2] as an 
output compare 
register by means of 
TIOR.
Set the periodic 
counter cycle in the 
TGR selected in [2].
Set the CST bit in 
TSTR to 1 to start 
the counter 
operation.
Figure 11.3 Example of Counter Operation Setting Procedure 










