Datasheet
Section 9 Data Transfer Controller (DTC) 
Page 480 of 1384    R01UH0310EJ0500 Rev. 5.00 
 Sep 25, 2012 
H8S/2426, H8S/2426R, H8S/2424 Group
9.2.3  DTC Source Address Register (SAR) 
SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. 
For word-size transfer, specify an even source address. 
9.2.4  DTC Destination Address Register (DAR) 
DAR is a 24-bit register that designates the destination address of data to be transferred by the 
DTC. For word-size transfer, specify an even destination address. 
9.2.5  DTC Transfer Count Register A (CRA) 
CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. 
In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65,536). It is 
decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. 
In repeat mode or block transfer mode, the CRA is divided into two parts: the upper 8 bits 
(CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL 
functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is 
transferred, and the contents of CRAH are sent when the count reaches H'00. 
9.2.6  DTC Transfer Count Register B (CRB) 
CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in 
block transfer mode. It functions as a 16-bit transfer counter (1 to 65,536) that is decremented by 1 
every time data is transferred, and transfer ends when the count reaches H'0000. The CRB is not 
available in normal and repeat modes. 










