Datasheet

Section 21 Clock Pulse Generator
Rev. 3.00 Sep. 28, 2009 Page 627 of 710
REJ09B0384-0300
Table 21.2 Crystal Resonator Parameters
Frequency(MHz) 5 6.25
R
S
(max) (Ω) 100 240
C
0
(max) (pF) 7 7
21.1.2 External Clock Input Method
Figure 21.4 shows a typical method of connecting an external clock signal. To leave the XTAL
pin open, incidental capacitance should be 10 pF or less.
To input an inverted clock to the XTAL pin, the external clock should be tied to high in standby
mode.
EXTAL
XTAL
External clock input
Open
(a) Example of external clock input when XTAL pin left open
EXTAL
XTAL
External clock input
(b) Example of external clock input when an inverted clock is input to XTAL pin
Figure 21.4 Example of External Clock Input
When a specified clock signal is input to the EXTAL pin, internal clock signal output is
determined after the external clock output stabilization delay time (t
DEXT
) has passed. As the clock
signal output is not determined during the t
DEXT
cycle, a reset signal should be set to low to hold it
in reset state. For the external clock output stabilization delay time, refer to table 24.5 and figure
24.8 in section 24, Electrical Characteristics.