Datasheet

Section 16 LPC Interface (LPC)
Rev. 3.00 Sep. 28, 2009 Page 468 of 710
REJ09B0384-0300
ADDRStart
LFRAME
LAD3 to
LAD0
Number of clocks
LCLK
TAR Sync Data TAR Start
Cycle type,
direction,
and size
114 12221
Figure 16.2 Typical LFRAME Timing
ADDRStart
LFRAME
LAD3 to LAD0
LCLK
TAR Sync
Cycle type,
direction,
and size
Slave must stop driving
Too many Syncs
cause timeout
Master will
drive high
Figure 16.3 Abort Mechanism
16.4.3 SMIC Mode Transfer Flow
Figure 16.4 shows the write transfer flow and figure 16.5 shows the read transfer flow in SMIC
mode.