Datasheet

Section 16 LPC Interface (LPC)
Rev. 3.00 Sep. 28, 2009 Page 446 of 710
REJ09B0384-0300
16.3.16 SMIC Flag Register (SMICFLG)
SMICFLG is one of the registers used to implement SMIC mode. This register includes bits that
indicate whether or not the system is ready to data transfer and those that are used for handshake
of the transfer cycles.
R/W
Bit Bit Name Initial Value Slave Host Description
7 RX_DATA_RDY 0 R/W R Read Transfer Ready
Indicates whether or not the slave is ready for
the host read transfer.
0: Slave waits for ready status.
1: Slave is ready for the host read transfer
6 TX_DATA_RDY 0 R/W R Write Transfer Ready
Indicates whether or not the slave is ready for
the host next write transfer.
0: The slave waits for ready status.
1: The slave is ready for the host write
transfer.
5 0 R/W R Reserved
The initial value should not be changed.
4 SMI 0 R/W R SMI Flag
This bit indicates that the SMI is asserted.
0: Indicates waiting for SMI assertion.
1: Indicates SMI assertion.
3 SEVT_ATN 0 R/W R Event Flag
When the slave detects an event for the host,
this bit is set.
0: Indicates waiting for event detection.
1: Indicates event detection.
2 SMS_ATN 0 R/W R SMS Flag
When there is a message to be transmitted
from the slave to the host, this bit is set.
0: There is not a message.
1: There is a message.