Datasheet

Section 21 I
2
C Bus Interface 2 (IIC2)
Page 746 of 982 REJ09B0465-0300 Rev. 3.00
Sep 17, 2010
H8S/20103, H8S/20203, H8S/20223, H8S/20115, H8S/20215, H8S/20235 Group
21.3 Operation
The I
2
C bus interface 2 can communicate either in I
2
C bus mode or clock synchronous serial mode
by setting FS in SAR.
21.3.1 I
2
C Bus Format
Figure 21.3 shows the I
2
C bus formats. Figure 21.4 shows the I
2
C bus timing. The first frame
following a start condition always consists of 8 bits.
S SLA R/W A DATA A A/A P
111
1n7
1 m
(a) I
2
C bus format (FS = 0)
(b) I
2
C bus format (Start condition retransmission, FS = 0)
n: Transfer bit count
(n = 1 to 8)
m: Transfer frame count
(m 1)
S SLA R/W A DATA
11
1 n17
1 m1
S SLA R/W A DATA A/A P
11
1 n27
1 m2
1
11
A/A
n1 and n2: Transfer bit count (n1 and n2 = 1 to 8)
m1 and m2: Transfer frame count (m1 and m2 1)
11
Figure 21.3 I
2
C Bus Formats
SDA
SCL
S
1-7
SLA
8
R/W
9
A
1-7
DATA
89 1-7 89
A DATA P
A
Figure 21.4 I
2
C Bus Timing