Datasheet

Table Of Contents
17. Flash Memory Version
page 231
923fo7002,51.beF00.2.veR
0020-2020B90JER
)T62/C61M,B62/C61M,A62/C61M(puorGA62/C61M
Table 17.2. Flash Memory Rewrite Modes Overview
Flash memory CPU rewrite mode Standard serial I/O mode Parallel I/O mode
rewrite mode
Function
Area which User ROM area User ROM area User ROM area
can be rewritten
Operation Single chip mode Boot mode Parallel I/O mode
mode
ROM None Serial programmer Parallel programmer
programmer
The user ROM area is rewrit-
ten when the CPU executes
software command
EW0 mode:
Rewrite in area other than
flash memory
EW1 mode:
Rewrite in flash memory
The user ROM area is rewrit-
ten using a dedicated serial
programmer.
Standard serial I/O mode 1:
Clock synchronous serial
I/O
Standard serial I/O mode 2:
UART
The user ROM area is rewrit-
ten using a dedicated paral-
lel programmer
17.1.1 Boot Mode
The MCU enters boot mode when a hardware reset is performed while a high-level ("H") signal is applied
to pins CNVSS and P86 or while an "H" signal is applied to pins CNVSS and P16 and a low-level ("L")
signal is applied to the P85. A program in the boot ROM area is executed.
The boot ROM area is reserved. The boot ROM area stores the rewrite control program for a standard
serial I/O mode before shipping. Do not rewrite the boot ROM area.