Datasheet

Table Of Contents
1. Overview
page 5
923fo7002,51.beF00.2.veR
0020-2020B90JER
)T62/C61M,B62/C61M,A62/C61M(puorGA62/C61M
Figure 1.2 Block Diagram( 42-pin Package)
Timer (16-bit)
Output (timer A): 5channels
Input (timer B): 3 channels
Peripheral functions
Watchdog timer
(15 bits)
DMAC
(2 channels)
UART or
clock synchronous serial I/O
(8 bits X 2 channels)
Clock generation circuit
XIN-XOUT
XCIN-XCOUT
On-Chip Oscillator
PLL frequency synthesizer
M16C/60 series CPU core
Port P1
3
Port P10
8
Memory
ROM
(1)
RAM
(2)
NOTES:
1: ROM size depends on the MCU type.
2: RAM size depends on the MCU type.
R0LR0H
R1H R1L
R2
R3
SB
FLG
USP
ISP
INTB
PC
Multiplier
Three-phase motor
control circuit
A0
A1
FB
4
Port P6
8
Port P7
8
Port P8
2
Port P9
CRC calculation circuit
(CCITT, CRC-16 )
10-bit A/D converter
10 channels