Datasheet

Table Of Contents
14. A/D Converter
page 206
923fo7002,51.beF00.2.veR
0020-2020B90JER
)T62/C61M,B62/C61M,A62/C61M(puorGA62/C61M
Example when selecting AN
0
to AN
3
to analog input pins (SCAN1 to SCAN0=01
2
)
A/D pin input
voltage sampling
A/D pin conversion
AN
0
AN
1
AN
2
AN
3
AD
TRG
pin input
Example 1: When AD
TRG
pin falling edge is generated during AN
0
pin conversion
AN
0
AN
1
AN
2
AN
3
Example 2: When AD
TRG
pin falling edge is generated again after AN
0
pin conversion
AD
TRG
pin input
Example 3: When AD
TRG
pin falling edge is generated more than two times after AN
0
pin conversion
AN
0
AN
1
AN
2
AN
3
(invalid)
(valid after single sweep conversion)
AD
TRG
pin input
Figure 14.1.8.1 Operation Example in Delayed Trigger Mode1