Datasheet

Table Of Contents
14. A/D Converter
page 204
923fo7002,51.beF00.2.veR
0020-2020B90JER
)T62/C61M,B62/C61M,A62/C61M(puorGA62/C61M
Figure 14.1.7.5 ADTRGCON Register in Delayed Trigger Mode 0
A/D trigger control register
(1)
Symbol Address After reset
ADTRGCON 03D2
16
00
16
b7 b6 b5 b4 b3 b2 b1 b0
A/D Operation Mode
Select Bit 2
Bit symbol Bit name Function RW
SSE
A/D Operation Mode
Select Bit 3
AN1 Trigger Select Bit
HPTRG1
DTE
HPTRG0
RW
RW
RW
RW
Nothing is assigned. When write, set to 0.
When read, its content is 0.
(b7-b4)
AN0 Trigger Select Bit
NOTE:
1. If ADTRGCON reigster is rewritten during A/D conversion, the conversion result will be indeterminate.
1
Delayed trigger mode 0, 1
Simultaneous sample sweep mode or
delayed trigger mode 0,1
1
Refer to Table 14.1.7.2 Trigger Select
Bit Setting in Delayed Trigger Mode 0
Refer to Table 14.1.7.2 Trigger Select
Bit Setting in Delayed Trigger Mode 0
11
Trigger
Timer B0, B1 underflow
TRG
0
HPTRG0
1
TRG1
0
HPTRG1
1
Table 14.1.7.2 Trigger Select Bit Setting in Delayed Trigger Mode 0